Lavoisier S.A.S.
14 rue de Provigny
94236 Cachan cedex
FRANCE

Heures d'ouverture 08h30-12h30/13h30-17h30
Tél.: +33 (0)1 47 40 67 00
Fax: +33 (0)1 47 40 67 02


Url canonique : www.lavoisier.fr/livre/informatique/vlsi-soc-design-trends/descriptif_4547372
Url courte ou permalien : www.lavoisier.fr/livre/notice.asp?ouvrage=4547372

VLSI-SoC: Design Trends, 1st ed. 2021 28th IFIP WG 10.5/IEEE International Conference on Very Large Scale Integration, VLSI-SoC 2020, Salt Lake City, UT, USA, October 6–9, 2020, Revised and Extended Selected Papers IFIP Advances in Information and Communication Technology Series, Vol. 621

Langue : Anglais

Coordonnateurs : Calimera Andrea, Gaillardon Pierre-Emmanuel, Korgaonkar Kunal, Kvatinsky Shahar, Reis Ricardo

Couverture de l’ouvrage VLSI-SoC: Design Trends
This book contains extended and revised versions of the best papers presented at the 28th IFIP WG 10.5/IEEE International Conference on Very Large Scale Integration, VLSI-SoC 2020, held in Salt Lake City, UT, USA, in October 2020.*

The 16 full papers included in this volume were carefully reviewed and selected from the 38 papers (out of 74 submissions) presented at the conference. The papers discuss the latest academic and industrial results and developments as well as future trends in the field of System-on-Chip (SoC) design, considering the challenges of nano-scale, state-of-the-art and emerging manufacturing technologies. In particular they address cutting-edge research fields like low-power design of RF, analog and mixed-signal circuits, EDA tools for the synthesis and verification of heterogenous SoCs, accelerators for cryptography and deep learning and on-chip Interconnection system, reliability and testing, and integration of 3D-ICs.

*The conference was held virtually.

Low-Power High-Speed ADCs for ADC-Based Wireline Receivers in 22nm FDSOI.- A 125 pJ/b Mixed-Mode MCMC MIMO Detector with Relaxed DSP.- Low Power Current-Mode Relaxation Oscillators for Temperature and Supply Voltage Monitoring.- Fully-Autonomous SoC Synthesis using Customizable Cell-Based Analog and Mixed-signal Circuits Generation.- Assessing the Configuration Space of the Open Source NVDLA Deep Learning Accelerator on a Mainstream MPSoC Platform.- SAT-Based Mapping of Data-Flow Graph onto Coarse-Grained Reconfigurable Array.- Learning Based Timing Closure on Relative Timed Design.- Multilevel Signalling for High-Speed Chiplet-to-Chiplet Communication.- From Informal Specifications to an ABV Framework for Industrial Firmware Verification.- Modular Functional Testing: Targeting the Small Embedded Memories in GPUs.- RAT: A Lightweight Architecture Independent System-level Soft Error Mitigation Technique.- SANSCrypt: Sporadic-Authentication-Based Sequential Logic Encryption.- 3D Nanofabric: Layout Challenges and Solutions for Ultra-Scaled Logic Designs.- 3D Logic Cells Design and Results Based on Vertical NWFET Technology Including Tied Compact Model.- Statistical Array Allocation and Partitioning for Compute In-Memory Fabrics.- A Technology Backward-Compatible Compilation Flow for Processing-In-Memory.

Date de parution :

Ouvrage de 364 p.

15.5x23.5 cm

Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

Prix indicatif 126,59 €

Ajouter au panier

Date de parution :

Ouvrage de 364 p.

15.5x23.5 cm

Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

137,14 €

Ajouter au panier