Lavoisier S.A.S.
14 rue de Provigny
94236 Cachan cedex
FRANCE

Heures d'ouverture 08h30-12h30/13h30-17h30
Tél.: +33 (0)1 47 40 67 00
Fax: +33 (0)1 47 40 67 02


Url canonique : www.lavoisier.fr/livre/electricite-electronique/offset-reduction-techniques-in-highspeed-analog-to-digital-converters-analysis-design-et-tradeoffs-analog-circuits-et-signal-processing-series/figueiredo/descriptif_1782555
Url courte ou permalien : www.lavoisier.fr/livre/notice.asp?ouvrage=1782555

Offset Reduction Techniques in High-Speed Analog-to-Digital Converters, Softcover reprint of hardcover 1st ed. 2009 Analysis, Design and Tradeoffs Analog Circuits and Signal Processing Series

Langue : Anglais

Auteurs :

Couverture de l’ouvrage Offset Reduction Techniques in High-Speed Analog-to-Digital Converters

Offset Reduction Techniques in High-Speed Analog-to-Digital Converters analyzes, describes the design, and presents test results of Analog-to-Digital Converters (ADCs) employing the three main high-speed architectures: flash, two-step flash and folding and interpolation. The advantages and limitations of each one are reviewed, and the techniques employed to improve their performance are discussed.

Preface. List of Symbols and Abbreviations. 1 High-Speed ADC Architectures. 2 Averaging Technique - DC Analysis and Termination. 3 Averaging Technique - Transient Analysis and Automated Design. 4 Integrated Prototypes Using Averaging. 5 Offset Cancellation Methods. 6 Conclusions. Appendix A: Averaging With Piecewise Linear Differential Pairs. Appendix B: Mismatches In The Resistors Of The Aveaging Network. Appendix C Averaging In Folding Stages. References. Index.

Pedro Figueiredo received the degrees of Licenciado and Doutor (PhD) in Electrical and Computer Engineering in 1999 and 2006, respectively, from the Instituto Superior Técnico (IST), Lisbon, Portugal. From 1997 to 1999, he was with the Analog and Mixed-Mode Circuits Group in the Institute for Systems and Computer Engineering (INESC), Lisbon, Portugal, where he worked on low-noise logic families and high-speed Analog-to-Digital Converters.
In 1999, he joined Chipidea - Microelectrónica, where he currently leads the group responsible for the design of Analog-to-Digital Converters. His main research interests are in the area of analog and mixed-signal circuits, with emphasis on high-speed data conversion and design automation. He has 10 publications in international journals and conferences.

João Vital received the degrees of Licenciado, Mestre and Doutor (PhD) in Electrical and Computer Engineering in 1986, 1990 and 1994, respectively, all from the Instituto Superior Técnico (IST), Lisboa, Portugal. He is a Co-founder of Chipidea - Microelectronica in 1997, and currently serves as Vice-President of Data Conversion, leading the Data Conversion Solutions Division of Chipidea to provide competitive solutions towards the demanding markets of Broadband Wireless Communications and Video. His main scientific interests are in the area of analog and mixed-signal integrated-circuit design, with a focus on data conversion. He developed research work in the University of Pavia, Italy, in the University of California - Los Angeles, USA, and in the Oregon State University, USA, also in 1990. He has over 50 publications in international journals, book chapters and conferences and is a co-holder of an European and US Patent filed by British Telecom.

All high-speed ADC architectures (flash, two-step, folding and interpolation) covered in detail The performance parameters and trade-offs encountered in each of the ADC’s sub-blocks are analysed Most exhaustive study ever performed about averaging is presented Offset sampling techniques that yield a nearly offset free, high-speed, comparator are described

Date de parution :

Ouvrage de 382 p.

15.5x23.5 cm

Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

189,89 €

Ajouter au panier

Date de parution :

Ouvrage de 382 p.

15.5x23.5 cm

Sous réserve de disponibilité chez l'éditeur.

189,89 €

Ajouter au panier

Thème d’Offset Reduction Techniques in High-Speed... :