Lavoisier S.A.S.
14 rue de Provigny
94236 Cachan cedex
FRANCE

Heures d'ouverture 08h30-12h30/13h30-17h30
Tél.: +33 (0)1 47 40 67 00
Fax: +33 (0)1 47 40 67 02


Url canonique : www.lavoisier.fr/livre/autre/power-efficient-high-speed-parallel-sampling-adcs-for-broadband-multi-carrier-systems/lin/descriptif_3246030
Url courte ou permalien : www.lavoisier.fr/livre/notice.asp?ouvrage=3246030

Power-Efficient High-Speed Parallel-Sampling ADCs for Broadband Multi-carrier Systems, Softcover reprint of the original 1st ed. 2015 Analog Circuits and Signal Processing Series

Langue : Anglais

Auteurs :

Couverture de l’ouvrage Power-Efficient High-Speed Parallel-Sampling ADCs for Broadband Multi-carrier Systems

This book addresses the challenges of designing high performance analog-to-digital converters (ADCs) based on the ?smart data converters? concept, which implies context awareness, on-chip intelligence and adaptation. Readers will learn to exploit various information either a-priori or a-posteriori (obtained from devices, signals, applications or the ambient situations, etc.) for circuit and architecture optimization during the design phase or adaptation during operation, to enhance data converters performance, flexibility, robustness and power-efficiency. The authors focus on exploiting the a-priori knowledge of the system/application to develop enhancement techniques for ADCs, with particular emphasis on improving the power efficiency of high-speed and high-resolution ADCs for broadband multi-carrier systems. 

Introduction.- Enhancing ADC performance by exploiting signal properties.- Parallel-sampling ADC architecture for mult-carrier signals.- Implementations of the parallel-sampling ADC architecture.- Conclusions and recommendations.
Describes a signal/system-aware design approach for ADC design Presents a parallel-sampling architecture to exploit a-priori knowledge of the multi-carrier signal for enhancing power efficiency Includes two design examples in advanced CMOS technology for broadband multi-carrier systems, with discussions of the tradeoffs at various levels of the design Presents the IC implementation of an 11b 1GS/s parallel-sampling ADC in CMOS 65nm, showing state-of-the-art power efficiency Includes supplementary material: sn.pub/extras

Date de parution :

Ouvrage de 115 p.

15.5x23.5 cm

Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

105,49 €

Ajouter au panier

Date de parution :

Ouvrage de 115 p.

15.5x23.5 cm

Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

105,49 €

Ajouter au panier