Lavoisier S.A.S.
14 rue de Provigny
94236 Cachan cedex
FRANCE

Heures d'ouverture 08h30-12h30/13h30-17h30
Tél.: +33 (0)1 47 40 67 00
Fax: +33 (0)1 47 40 67 02


Url canonique : www.lavoisier.fr/livre/autre/systematic-design-for-optimisation-of-pipelined-adcs/goes/descriptif_1600250
Url courte ou permalien : www.lavoisier.fr/livre/notice.asp?ouvrage=1600250

Systematic Design for Optimisation of Pipelined ADCs, Softcover reprint of the original 1st ed. 2001 The Springer International Series in Engineering and Computer Science Series, Vol. 607

Langue : Anglais

Auteurs :

Couverture de l’ouvrage Systematic Design for Optimisation of Pipelined ADCs
Systematic Design for Optimisation of Pipelined ADCs proposes and develops new strategies, methodologies and tools for designing low-power and low-area CMOS pipelined A/D converters. The task is tackled by following a scientifically-consistent approach. First of all, the state of the art in pipeline A/D converters is analysed with a double purpose: a) to identify the best suited among different strategies reported in literature and taking into account the objectives pursued; b) to identify the drawbacks of these strategies as a basic first step to improve them. Then, the book proposes a top-down design approach for implementing high-performance low-power and low-area CMOS pipelined A/D converters through:
  • The conception, development and implementation of self-calibrated techniques to extend the linearity of some critical stages in the architecture of pipelined ADCs.
  • The detailed analysis and modelling of some major non-idealities that limit the physical realisation of pipelined ADCs and the proposal, development and implementation of design methodologies to support systematic design of optimised instances of these converters which combine maximum performance with minimum power dissipation and minimum area occupation. £/LIST£ Several implementations together with consistent measured results are presented. In particular, a practical realisation of a low-power 14-bit 5MS/s CMOS pipelined ADC with background analogue self-calibration is fully described.
    The proposed approach is fully in line with the best practice regarding the design of mixed-signal integrated circuits. On the one hand, drawbacks of currently existing solutions are overcame through innovative strategies and, on the other hand, the expert knowledge is packaged and made available for re-usability by the community of circuit designers. Finally, feasibility of the strategies and the associated encapsulated knowledge isgranted through experimental validation of working silicon.
    Systematic Design for Optimisation of Pipelined ADCs serves as an excellent reference for analogue design engineers especially designers of low-power CMOS A/D converters. The book may also be used as a text for advanced reading on the subject.
  • General Design Considerations in Pipelined A/D Converters.- Analogue Code-by-code Self-calibration Technique.- Systematic Design Methodology for Optimisation of High-speed Self-calibrated Pipelined ADCs.- Design of a 14-Bit 5 MS/S CMOS Pipelined A/D Converter.- Integrated Prototypes of Pipelined ADCs and Measured Results.- Conclusions.

    Date de parution :

    Ouvrage de 160 p.

    15.5x23.5 cm

    Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

    158,24 €

    Ajouter au panier

    Date de parution :

    Ouvrage de 160 p.

    15.5x23.5 cm

    Sous réserve de disponibilité chez l'éditeur.

    158,24 €

    Ajouter au panier