Lavoisier S.A.S.
14 rue de Provigny
94236 Cachan cedex
FRANCE

Heures d'ouverture 08h30-12h30/13h30-17h30
Tél.: +33 (0)1 47 40 67 00
Fax: +33 (0)1 47 40 67 02


Url canonique : www.lavoisier.fr/livre/autre/statistical-performance-analysis-and-modeling-techniques-for-nanometer-vlsi-designs/descriptif_3045463
Url courte ou permalien : www.lavoisier.fr/livre/notice.asp?ouvrage=3045463

Statistical Performance Analysis and Modeling Techniques for Nanometer VLSI Designs, 2012

Langue : Anglais

Auteurs :

Couverture de l’ouvrage Statistical Performance Analysis and Modeling Techniques for Nanometer VLSI Designs

Since process variation and chip performance uncertainties have become more pronounced as technologies scale down into the nanometer regime, accurate and efficient modeling or characterization of variations from the device to the architecture level have  become imperative for the successful design of VLSI chips.

This book provides readers with tools for variation-aware design methodologies and computer-aided design (CAD) of VLSI systems, in the presence of process variations at the nanometer scale. It presents the latest developments for modeling and analysis, with a focus on statistical interconnect modeling, statistical parasitic extractions, statistical full-chip leakage and dynamic power analysis considering spatial correlations, statistical analysis and modeling for large global interconnects and analog/mixed-signal circuits. 

  • Provides readers with timely, systematic and comprehensive treatments of statistical modeling and analysis of VLSI systems with a focus on interconnects, on-chip power grids and clock networks, and analog/mixed-signal circuits;
  • Helps chip designers understand the potential and limitations of their design tools, improving their design productivity;
  • Presents analysis of each algorithm with practical applications in the context of real circuit design;
  • Includes numerical examples for the quantitative analysis and evaluation of algorithms presented. 

  • Provides readers with timely, systematic and comprehensive treatments of statistical modeling and analysis of VLSI systems with a focus on interconnects, on-chip power grids and clock networks, and analog/mixed-signal circuits;
  • Helps chip designers understand the potential and limitations of their design tools, improving their design productivity;
  • Presents analysis of each algorithm with practical applications in thecontext of real circuit design;
  • Includes numerical examples for the quantitative analysis and evaluation of algorithms presented. 
Fundamentals of Statistical Analysis.- Statistical Full-Chip Leakage Power Analysis.- Statistical Full-Chip Dynamic Power Analysis.- Statistical Parasitic Extraction.- Statistical Compact Modeling and Reduction of Interconnects.- Statistical Analysis of Global Interconnects.- Statistical Analysis and Modeling for Analog and Mixed-Signal Circuits.
Provides readers with timely, systematic and comprehensive treatments of statistical modeling and analysis of VLSI systems with a focus on interconnects, on-chip power grids and clock networks, and analog/mixed-signal circuits Helps chip designers understand the potential and limitations of their design tools, improving their design productivity Presents analysis of each algorithm with practical applications in the context of real circuit design Includes numerical examples for the quantitative analysis and evaluation of algorithms presented Includes supplementary material: sn.pub/extras

Ouvrage de 306 p.

15.5x23.5 cm

Sous réserve de disponibilité chez l'éditeur.

118,31 €

Ajouter au panier

Ouvrage de 306 p.

15.5x23.5 cm

Sous réserve de disponibilité chez l'éditeur.

105,49 €

Ajouter au panier