Low-Power Design of Nanometer FPGAs Architecture and EDA Systems on Silicon Series
Auteurs : Hassan Hassan, Anis Mohab
- Low-power techniques presented at key FPGA design levels for circuits, architectures, and electronic design automation, form critical, "bridge" guidelines for codesign
- Comprehensive review of leakage-tolerant techniques empowers designers to minimize power dissipation
- Provides valuable tools for estimating power efficiency/savings of current, low-power FPGA design techniques
Chapter 1: FPGA Overview: Architecture and CAD Chapter 2: Power Dissipation in Modern FPGAs Chapter 3: Power Estimation in FPGAs Chapter 4: Dynamic Power Reduction Techniques in FPGAs Chapter 5: Leakage Power Reduction in FPGAs Using MTCMOS Techniques Chapter 6: Leakage Power Reduction in FPGAs Through Input Pin Reordering
Mohab Anis is a tenured Associate Professor at the Department of Electrical and Computer Engineering, University of Waterloo. During 2009, he was with the Electronics Engineering Department at the American University in Cairo. Dr. Anis received his Ph.D. in electrical engineering from the University of Waterloo, Waterloo, ON, Canada, in 2003. Dr. Anis is an Associate Editor of the IEEE Transactions on Circuits and Systems - II, Microelectronics Journal, Journal of Circuits, Systems and Computers, ASP Journal of Low Power Electronics, and VLSI Design. He was awarded the 2009 Early Research Award, the 2004 Douglas R. Colton Medal for Research Excellence in recognition of excellence in research leading to new understanding and novel developments in Microsystems in Canada and the 2002 International Low-Power Design Contest.
Date de parution : 11-2009
Ouvrage de 352 p.
Disponible chez l'éditeur (délai d'approvisionnement : 14 jours).
97,13 €Ajouter au panier