Lavoisier S.A.S.
14 rue de Provigny
94236 Cachan cedex
FRANCE

Heures d'ouverture 08h30-12h30/13h30-17h30
Tél.: +33 (0)1 47 40 67 00
Fax: +33 (0)1 47 40 67 02


Url canonique : www.lavoisier.fr/livre/autre/integrated-circuit-and-system-design-power-and-timing-modeling-optimization-and-simulation/ayala/descriptif_2913078
Url courte ou permalien : www.lavoisier.fr/livre/notice.asp?ouvrage=2913078

Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation, 2013 22nd International Workshop, PATMOS 2012, Newcastle upon Tyne, UK, September 4-6, 2012, Revised Selected Papers Theoretical Computer Science and General Issues Series

Langue : Anglais

Coordonnateurs : Ayala José L., Shang Delong, Yakovlev Alex

Couverture de l’ouvrage Integrated Circuit and System Design. Power and Timing Modeling, Optimization and Simulation
This book constitutes the refereed proceedings of the 22nd International Conference on Integrated Circuit and System Design, PATMOS 2012, held in Newcastle, UK Spain, in September 2012. The 25 revised full papers presented were carefully reviewed and selected from numerous submissions. The paper feature emerging challenges in methodologies and tools for the design of upcoming generations of integrated circuits and systems, including reconfigurable hardware such as FPGAs. The technical program focus on timing, performance and power consumption as well as architectural aspects with particular emphasis on modeling, design, characterization, analysis and optimization.

Sleep-Transistor Based Power-Gating Tradeoff Analyses.- Modelling and Analysis of Manufacturing Variability Effects from Process to Architectural Level.- Non-invasive Power Simulation at System-Level with SystemC.- A Standard Cell Optimization Method for Near-Threshold Voltage Operations.- An Extended Metastability Simulation Method for Synchronizer Characterization.- Phase Space Based NBTI Model.- Fast Propagation of Hamming and Signal Distances for Register-Transfer Level Datapaths.- Noise Margin Based Library Optimization Considering Variability in Sub-threshold.- TCP Window Based DVFS for Low Power Network Controller SoC.- A Generic Architecture for Robust Asynchronous Communication Links.- Direct Statistical Simulation of Timing Properties in Sequential Circuits.- On-Chip NBTI and PBTI Tracking through an All-Digital Aging Monitor Architecture.- Two-Phase MOBILE Interconnection Schemes for Ultra-Grain Pipeline Applications.- Design of a 150 mV Supply, 2 MIPS, 90nm CMOS, Ultra-Low-Power Microprocessor.- Run-Time Measurement of Harvested Energy for Autarkic Sensor Operation.- Observability Conditions and Automatic Operand-Isolation in High-Throughput Asynchronous Pipelines.- Dynamic Power Management of a Computer with Self Power-Managed Components.- Case Studies of Logical Computation on Stochastic Bit Streams.

Up-to-date results

Fast track conference proceedings

State-of-the-art report

Date de parution :

Ouvrage de 258 p.

15.5x23.5 cm

Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

Prix indicatif 48,53 €

Ajouter au panier

Thèmes d’Integrated Circuit and System Design. Power and Timing... :