Lavoisier S.A.S.
14 rue de Provigny
94236 Cachan cedex
FRANCE

Heures d'ouverture 08h30-12h30/13h30-17h30
Tél.: +33 (0)1 47 40 67 00
Fax: +33 (0)1 47 40 67 02


Url canonique : www.lavoisier.fr/livre/informatique/hybrid-fault-tolerance-in-embedded-processors/azambuja/descriptif_2995981
Url courte ou permalien : www.lavoisier.fr/livre/notice.asp?ouvrage=2995981

Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors, Softcover reprint of the original 1st ed. 2014 Techniques to Detect Transient Faults

Langue : Anglais

Auteurs :

Couverture de l’ouvrage Hybrid Fault Tolerance Techniques to Detect Transient Faults in Embedded Processors

This book describes fault tolerance techniques based on software and hardware to create hybrid techniques. They are able to reduce overall performance degradation and increase error detection when associated with applications implemented in embedded processors.  Coverage begins with an extensive discussion of the current state-of-the-art in fault tolerance techniques.  The authors then discuss the best trade-off between software-based and hardware-based techniques and introduce novel hybrid techniques. Proposed techniques increase existing fault detection rates up to 100%, while maintaining low performance overheads in area and application execution time.

Introduction.- Background.- Fault Tolerance Techniques for Processors.- Proposed Techniques to Detect Transient Faults in Processors.- Simulation Fault Injection Experimental Results.- Configuration Bitstream Fault Injection Experimental Results.- Radiation Experimental Results.- Conclusions and Future Work.

Discusses the effects of radiation on modern integrated circuits Provides a comprehensive overview of state-of-the art fault tolerance techniques based on software, hardware, and hybrid techniques Introduces novel hybrid fault tolerance techniques for reconfigurable FPGAs and ASICs Performs fault injection campaigns by simulation, bitstream fault injection, and radiation experiments Enables readers to use techniques with lower performance degradation, area occupation, and memory usage Includes supplementary material: sn.pub/extras

Date de parution :

Ouvrage de 94 p.

15.5x23.5 cm

Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

105,49 €

Ajouter au panier

Date de parution :

Ouvrage de 94 p.

15.5x23.5 cm

Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

105,49 €

Ajouter au panier