Lavoisier S.A.S.
14 rue de Provigny
94236 Cachan cedex
FRANCE

Heures d'ouverture 08h30-12h30/13h30-17h30
Tél.: +33 (0)1 47 40 67 00
Fax: +33 (0)1 47 40 67 02


Url canonique : www.lavoisier.fr/livre/autre/power-aware-testing-and-test-strategies-for-low-power-devices/girard/descriptif_1798447
Url courte ou permalien : www.lavoisier.fr/livre/notice.asp?ouvrage=1798447

Power-Aware Testing and Test Strategies for Low Power Devices, 2010

Langue : Anglais
Couverture de l’ouvrage Power-Aware Testing and Test Strategies for Low Power Devices

Managing the power consumption of circuits and systems is now considered one of the most important challenges for the semiconductor industry. Elaborate power management strategies, such as dynamic voltage scaling, clock gating or power gating techniques, are used today to control the power dissipation during functional operation. The usage of these strategies has various implications on manufacturing test, and power-aware test is therefore increasingly becoming a major consideration during design-for-test and test preparation for low power devices. This book explores existing solutions for power-aware test and design-for-test of conventional circuits and systems, and surveys test strategies and EDA solutions for testing low power devices.

Fundamentals of VLSI Testing.- Power Issues During Test.- Low-Power Test Pattern Generation.- Power-Aware Design-for-Test.- Power-Aware Test Data Compression and BIST.- Power-Aware System-Level Test Planning.- Low-Power Design Techniques and Test Implications.- Test Strategies for Multivoltage Designs.- Test Strategies for Gated Clock Designs.- Test of Power Management Structures.- EDA Solution for Power-Aware Design-for-Test.
Is the only comprehensive book on power-aware test for (low power) circuits and systems Instructs readers how low-power devices can be tested safely without affecting yield and reliability Includes necessary background information on design for test and low-power design Incorporates detailed coverage of all levels of abstraction for power-aware testing of (low-power) circuits and systems Presents state-of-the-art industrial practices and EDA solutions Includes supplementary material: sn.pub/extras

Date de parution :

Ouvrage de 363 p.

15.5x23.5 cm

Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

116,04 €

Ajouter au panier

Date de parution :

Ouvrage de 363 p.

15.5x23.5 cm

Sous réserve de disponibilité chez l'éditeur.

Prix indicatif 158,24 €

Ajouter au panier